登入
選單
返回
Google圖書搜尋
PEP-II Transverse Feedback Electronics Upgrade
J. Weber
R. Akre
M. Chin
L. Doolittle
出版
Lawrence Berkeley National Laboratory
, 2005
URL
http://books.google.com.hk/books?id=8HPijwEACAAJ&hl=&source=gbs_api
註釋
The PEP-II B Factory at the Stanford Linear Accelerator Center (SLAC) requires an upgrade of the transverse feedback system electronics. The new electronics require 12-bit resolution and a minimum sampling rate of 238 Msps. A Field Programmable Gate Array (FPGA) is used to implement the feedback algorithm. The FPGA also contains an embedded PowerPC 405 (PPC-405) processor to run control system interface software for data retrieval, diagnostics, and system monitoring. The design of this system is based on the Xilinx(R) ML300 Development Platform, a circuit board set containing an FPGA with an embedded processor, a large memory bank, and other peripherals. This paper discusses the design of a digital feedback system based on an FPGA with an embedded processor. Discussion will include specifications, component selection, and integration with the ML300 design.